# Lab 8

### Q1

Can you prove that (1) you have replaced the kernel (with "uname -r" or other approaches)

The origin output of uname -r is

```
Rasphian GML/Linux 10 raspberrypi tty2

raspberrypi login: pi
Rassurd:
Last login: Thu Sep 2 15:59:40 CST 2021 on tty1
Linux raspberrypi 5.4.51-07. #1333 SMP Hon Hug 10 16:45:19 BST 2020 armu71

The programs included with the Debian GML/Linux system are free software:
the exact distribution terms for each program are described in the
individual files in /usr/share/doc/wcopyright.

Debian GML/Linux comes with ABSOLUTELY NO WARRANTY, to the extent
permitted by applicable law.

SSM is enabled and the default password for the 'pi' user has not been changed.
This is a security risk - please login as the 'pi' user and type 'passwd' to set a new password.

pi@raspberrypi: $ uname -r
5.4.51-07.
pi@raspberrypi: $
```

After compiling and replacing the kernel, the output is

```
( ) N. J. Modellot Carget. 1980.

( ) N. J. Started Login Service.
( ) N. J. Started Check for Gal directors.
( ) N. J. Started Check for Gal directors.
( ) N. J. Started Check for Gal directors.
( ) N. J. Started Check for Gal directors.
( ) N. J. Started Check for Gal directors.
( ) N. J. Started Check for Mapherry H. EEFRON updates.
( ) N. J. Started Check for Mapherry H. EEFRON updates.
( ) N. J. Started Greek for Mapherry H. EEFRON updates.
( ) N. J. Started WP supplicant.
( ) N. J. St
```

(2) you have built the nailgun module with new headers

After building the nailgun module, we got the following output and the nailgun.ko file

### Q2

Can you run the Nailgun Attack on your new kernel

Yes, and the dmesg & uname -r output is

```
3.50000 EXT-is (mchl0g2): munted filespates with ordered data mode. Opts: (msl)
3.50000 EXT-is (mchl0g2): munted filespates) readonly on device 179:2.
3.50200 doutspit: munical
3.50200 doutspit: munic
```

## Q3

With the provided source codes, can you explain the process of traslating an IPA, 0x40030000+"last 3 numbers of your student ID", to the same value of PA?

```
My SID is 11913008, so the IPA is 0x40033008

0b0100_0000_0000_0011_0000_0000_1000
```

I assume that my translation table just like the one in the lecture

# Design: Example



Here is one example of the table layout in  $0x0 \sim 0xFFFF_FFFFF$  (only invalid dbg)

```
VTTBR: point to area0
                                                  area2:
                                                  0x4000 0000 ~ 0x4000 0FFF: 4KB Page
0x0000_0000 ~ 0x3FFF_FFFF: 1GB block
0x4000 0000 ~ 0x7FFF FFFF: table, point to area1
                                                  0x4002 F000 ~ 0x4002 FFFF: 4KB Page
0x8000_0000 ~ 0xBFFF_FFFF: 1GB block
                                                  0x4003 0000 ~ 0x4003 0FFF: Invalid (0x0)
0xC000 0000 ~ 0xFFFF FFFF: 1GB block
                                                  0x4003 1000 ~ 0x4003 1FFF: 4KB Page
                                                  0x4003_2000 ~ 0x4003_2FFF: 4KB Page
0x4000_0000 ~ 0x401F_FFFF: table, point to area2
0x4020 0000 ~ 0x403F FFFF: 2MB block
                                                  0x401F 0000 ~ 0x401F FFFF: 4KB Page
0x4040_0000 ~ 0x405F_FFFF: 2MB block
0x7E00_0000 ~ 0x7FFF_FFFF: 2MB block
```

Now we know the following values

• IPA : 0x40033008

• BADDR in VTTBR : 0x32000000

• And the whole translation table layout



Figure 13: A translation example

According to the walks in lab, the PA can be found by following steps.

$$[n = 5]$$

So we can get the following pagetable structure.

#### The number of each area

The page size is 4KB

area 0 :  $[n + 26] \sim 30 \Rightarrow 31 \sim 30$ , 2 bits to represent the area 0

 $\Rightarrow$  2<sup>2</sup> = 4 entries(descriptors)

only use 1 page table

 $\Rightarrow 1*PageSize = 2^{12} = \boxed{\texttt{0x1000}}$ 

area 1:  $[n + 26] \sim 21 \Rightarrow 31 \sim 21$ , 11 bits to represent the area 1

 $\Rightarrow 2^{11}$  entries(descriptors)

Use 4 page tables(because of 4 entries only in area 0)

$$\Rightarrow$$
 4 \*  $PageSize = 2^{14} = 0 \times 4000$ 

area 2 :  $[n + 26] \sim 12 \Rightarrow 31 \sim 12$ , 20 bits to represent the area 2

 $\Rightarrow$  2<sup>20</sup> entries(descriptors)

Use 211 page

tables(because of  $2^{11}$  entries only in area 1)

$$\Rightarrow 2^{11} * PageSize = 2^{23} = 0 \times 8000000$$

Since  $0 \times 800000 > 2MB$  we cannot store all the descriptors. So the area 3 isn't store all the descriptors, the base address of different areas are listed followed

• area 0 (Translation table base address) : 0x32000000

• area 1 (Level 2 table address): 0x32001000

• area 2 (Level 3 table address): 0x32005000

Each descriptor is 8 bytes



The whole structure is listed before, the whole walks are listed followed

- 1. Access VTTBR , the value is **Translation table base address**, **that is Descriptor** address→ 0x32000000
- 2. Access area 0, undergoing Level 1 lookup

- 3. Get the goal **descriptor** in Level 1, the descriptor **address** (**second descriptor**) is <code>0x3200\_0008</code> , the **value** is point to the Level 2 table <code>0x3200\_2000</code> , last two bits is <code>11</code>
- 4. Access area 1, undergoing Level 2 lookup
- 5. Get the goal descriptor in Level 2, the descriptor address(first descriptor) is 0x3200\_2000 , the value is point to the Level 3 table 0x3200\_5000 , last two bits is 11
- 6. Access area 2, undergoing Level 3 lookup
- 7. Get the goal descriptor in Level 3, the descriptor address(33rd descriptor) is 0x3200\_5000 + 0x33 \* 8 bytes = 0x3200\_5000 + 0x198 = 0x3200\_5198, the value is output address 0x40033000 (IPA has same value of PA), last two bits is
- 8. Access  $0 \times 40033000$ , and shift 8 bytes to get the same value of IPA, that is  $0 \times 40033008$

#### **Q4**

With the provided source codes, can you explain the process of traslating an IPA, 0x40000000+"last 7 numbers of your student ID", to the same value of PA? (e.g., if your ID is 12150073, then you should translate 0x42150073).

```
My SID is 11913008, so the IPA is 0x41913008
```

So the process can be listed below

- 1. Access VTTBR , the value is Translation table base address, that is Descriptor address→ 0x32000000
- 2. Access area 0, undergoing Level 1 lookup
- 3. Get the goal descriptor in Level 1, the descriptor address (second descriptor) is <a href="mailto:ox3200\_0008">ox3200\_0008</a>, the value is pointed to the Level 2 table <a href="mailto:ox3200\_2000">ox3200\_2000</a>, last two bits is <a href="mailto:11">11</a>
- 4. Access area 1, undergoing Level 2 lookup
- 5. Get the goal descriptor in Level 2, the descriptor address(9th descriptor) is 0x3200\_2000 + 9 \* 8 bytes = 0x3200\_2000 + 0x48 = 0x3200\_2048 , the value is pointed to the output address 0x4180\_0000 , last two bits is 01 , which means its a block
- 6. Access  $0x4180\_0000$ , and shift  $0x11\_3008$  bytes to get the same value of IPA, that is 0x41913008